# **NTI Project Documentation**

# **Custom APB UART IP**

Prepared by:

**Dina Amgad** 

**August /September 2025** 

## 1. Introduction

The APB UART combines the standard functionality of a Universal Asynchronous Receiver/Transmitter with the accessibility of an AMBA APB slave interface. In normal operation, the UART transmitter (Tx) begins in the IDLE state. When the processor writes data into the TX\_DATA register via the APB bus and sets the tx\_en bit in CTRL\_REG, the Tx appends a start bit (logic 0), shifts out the data bits one by one (5-8 bits depending on the frame), and finally sends one or more stop bits (logic 1). Meanwhile, the receiver (Rx) also starts in IDLE until a falling edge is detected on the input line. Once a start bit is recognized and the rx\_en bit is enabled, the Rx samples the incoming bits at precise baud intervals, reconstructs the frame, and stores the received data into the Rx\_DATA register. Status information such as tx\_busy, tx\_done, rx\_busy, rx\_done, or rx\_error is updated automatically in the STATS\_REG. Through the APB wrapper, the processor can perform simple read/write transactions (PSEL, PENABLE, PWRITE, PWDATA, PRDATA) to configure, monitor, and exchange data, making the UART both easy to control and fully integrable into a system-on-chip.

## 2. Design Analysis

The proposed design integrates a **Universal Asynchronous Receiver/Transmitter** (**UART**) with an **AMBA APB slave wrapper**, enabling the UART to be controlled and accessed by a processor in a system-on-chip environment. The implementation is divided into modular components for clarity and reusability:

## Top-Level APB UART Wrapper

The apb\_uart module serves as the integration point between the APB bus and the UART datapath. It provides **register-mapped access** to control signals, data registers, and status flags. The APB interface supports standard read/write operations through PSEL, PENABLE, PWRITE, PWDATA, and PRDATA. A PREADY signal is asserted to acknowledge completed transactions.

- Control Register (0x00): Contains enable and reset bits (tx\_en, rx\_en, tx\_rst, rx\_rst).
- Status Register (0x01): Exposes UART activity and error flags (rx\_busy, tx busy, rx done, tx done, rx error).
- **TX Data Register (0x02):** Holds outgoing data written by the processor and triggers a transmission.
- **RX Data Register (0x03):** Stores the last successfully received byte.
- **Baud Divider Register (0x04):** Configures baud rate for the UART.

This memory-mapped structure makes the UART highly configurable and easy to integrate into a processor-controlled environment.

#### **Baudrate Generator**

The baudrate\_gen module ensures accurate bit timing for UART communication. It divides the system clock (CLK\_FREQ = 100 MHz) to produce sampling ticks at **16**× **the baud rate**, supporting reliable oversampling in the receiver. The tick output synchronizes both the transmitter and receiver FSMs.

## **UART Transmitter (TX)**

The uart\_tx module implements a finite state machine with four states:

- **IDLE:** Line held high until transmission begins.
- **START:** A start bit (0) is transmitted for one baud interval.
- **DATA:** Data bits are shifted out least significant bit first at each baud interval.
- **STOP:** One or more stop bits (1) are sent before returning to IDLE.

The transmitter asserts tx\_busy while active and tx\_done once transmission completes. Data is loaded from the APB interface, and a one-cycle tx\_start\_pulse initiates the process.

## **UART Receiver (RX)**

The uart\_rx module mirrors the Tx structure but works in the opposite direction. It uses **oversampling** (16×) to detect the falling edge of the start bit, sample data in the middle of each bit period, and validate the stop bit. Its FSM has four states:

- **IDLE:** Waiting for start bit detection.
- START: Verifies the start bit midpoint.
- **DATA:** Shifts in each received bit sequentially.
- **STOP:** Confirms a valid stop bit; if incorrect, rx error is asserted.

Upon successful reception, the parallel data is output through dout and captured by the APB wrapper in RX\_DATA. Status signals (rx\_busy, rx\_done, rx\_error) provide system-level feedback.

## **System-Level Integration**

The APB UART wrapper coordinates these submodules into a **coherent communication unit**:

- The **baudrate generator** provides the timing backbone.
- The **Tx and Rx modules** perform serial/parallel conversion.
- The **APB logic** handles register-level interfacing, ensuring software can control and monitor UART without dealing with low-level timing details.

This modular architecture makes the design scalable, reusable, and easy to extend (e.g., adding FIFOs or parity support)

# 3. State Diagrams

## 1. **RX**



## 2. **TX**



## 4. Design Decisions

During the design and implementation of the APB UART wrapper, several architectural and functional choices were made to balance **simplicity**, **reliability**, **and SoC integration**:

#### 3. Modular Structure

- o The design was divided into independent modules: uart\_tx, uart\_rx, baudrate\_gen, and the apb\_uart wrapper.
- This approach improves readability, simplifies debugging, and allows individual modules to be reused or replaced.

#### 4. FSM-Based Transmitter and Receiver

- o Both Tx and Rx were implemented using **finite state machines (FSMs)** with well-defined states: IDLE, START, DATA, STOP.
- o FSMs ensure predictable operation, easy timing control, and straightforward error handling.

## 5. 16x Oversampling in Receiver

- o The receiver samples incoming data 16 times per bit period.
- This choice increases tolerance to clock mismatches and noise, ensuring robust detection of start, data, and stop bits.

## 6. Memory-Mapped Register Interface via APB

- O Control, status, and data registers were mapped into the APB address space (CTRL REG, STATS REG, TX DATA, RX DATA, BAUDDIV).
- This makes the UART easily programmable by the CPU through simple read/write transactions without requiring direct timing management.

### 7. Reset and Enable Controls

- Separate reset (tx\_rst, rx\_rst) and enable (tx\_en, rx\_en) signals were provided.
- This allows software to reset and reinitialize transmitter or receiver modules independently, ensuring clean recovery from errors or abnormal states.

## 8. Baudrate Generator with Divider Register

- A dedicated baudrate generator was chosen instead of relying on fixed timing.
- o An optional bauddiv\_reg provides flexibility to support multiple baud rates, enhancing portability across different applications.

## 9. Status Monitoring for Debug and Synchronization

- o Status flags (tx\_busy, tx\_done, rx\_busy, rx\_done, rx\_error) were included to help the processor track the progress of transmission/reception.
- These signals also assist in debugging and enable efficient polling-based communication without interrupts.

## 10. Scalability and Future Extensions

- o The current design prioritizes **simplicity** (no FIFOs, no parity bit), but the modular approach allows easy extension to support features such as:
  - Transmit/receive FIFOs for buffering.
  - Parity generation/checking for error detection.

| • | <ul> <li>Interrupt-based operation for efficient CPU interaction.</li> </ul> |  |  |  |  |  |
|---|------------------------------------------------------------------------------|--|--|--|--|--|
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |
|   |                                                                              |  |  |  |  |  |

## 5. Verification Strategy

To ensure the correctness of the APB UART design, a modular testbench-based verification strategy was adopted. The provided uart\_tb integrates the baudrate generator, UART transmitter, and UART receiver in a loopback configuration, where the Tx output is directly connected to the Rx input. This setup verifies end-to-end communication without requiring external hardware.

The strategy consists of the following key steps:

#### 1. Clock and Reset Generation

- o A 100 MHz clock is generated (always #5 clk = ~clk).
- o Reset signals (reset, tx\_rst, rx\_rst) are asserted at the start to initialize all modules into a known state.

#### 2. Module Instantiation

- o baudrate gen produces timing ticks for synchronization.
- o uart\_tx and uart\_rx are instantiated with consistent data width and oversampling factor (SB TICK = 16).
- The Tx output (tx) is looped back to the Rx input, enabling direct selfchecking.

#### 3. Transmit and Receive Flow

- o After initialization, both Tx and Rx are enabled (tx en = 1, rx en = 1).
- A test byte (0xC1) is loaded into the transmitter, and a tx\_start pulse triggers transmission.
- o The receiver captures the incoming data, reconstructs the frame, and asserts rx done.

## 4. Result Monitoring and Self-Check

- o The testbench prints the transmitted and received values using \$display.
- o A **PASS/FAIL condition** is automatically checked:
  - PASS if rx data == tx data and rx error == 0.
  - FAIL otherwise, reporting a mismatch or framing error.

#### 5. Error Detection

• The rx\_error flag is monitored to validate stop-bit detection and detect potential framing errors.

## 6. Automation and Termination

- The testbench runs until communication completes, then issues a \$finish command after a short delay.
- o This ensures repeatable simulations with clear outcome reporting.

#### **Future Extensions**

The current verification verifies **basic UART loopback**. Additional strategies can include:

• Back-to-back transmissions to test continuous operation.

- Varying baud rate configurations via bauddiv reg.
- Inserting artificial line errors to validate rx error detection.
- Full APB-level testbench to exercise register reads/writes alongside Tx/Rx operations

## 7. simulation results

## TX AND RX TB



```
add wave -position insertpoint sim:/uart_tb/*
VSIM 4> run -all

# TX sent: cl

# RX received: cl | Error=0

# PASS: Successful Communication
```

## **APBUARTTB**



THERE IS AN ERROR IN THIS TB I WILL REACH MY INSTRUCTOR SOLUTION FOR SOLVING IT







## 7.RTL design

## 1. Baud gen

```
BAUD.v ⊅ ×
           module baudrate_gen #(
               parameter BAUDRATE = 9600,
               parameter CLK_FREQ = 100_000_000
               input clk,
               input reset,
               output reg tick
        10
               localparam FINAL_TICK = (CLK_FREQ + (16*BAUDRATE - 1)) / (16*BAUDRATE);
               reg [15:0] counter;
               always @(posedge clk or posedge reset) begin
                  if (reset) begin
                      tick <= 0;
                       counter <= 0;
                   end else if (counter == (FINAL_TICK - 1)) begin
                       counter <= 0;
                       tick
                   end else begin
                       counter <= counter + 1;</pre>
                       tick
                             <= 0;
                   end
               end
           endmodule
```

```
RX.v ⊅ ×
           module uart_rx #(
               parameter DATAWIDTH = 8,
               parameter SB_TICK = 16
               input clk,
               input rx_rst,
               input rx_en,
               input rx,
               input s_tick,
               output reg [DATAWIDTH-1:0] dout,
               output reg rx_done,
               output reg rx_busy,
               output reg rx_error
           );
               localparam [1:0] IDLE = 2'b00,
                                START = 2'b01,
                                DATA = 2'b10,
                                STOP = 2'b11;
               reg [1:0] state_reg, state_next;
               reg [DATAWIDTH-1:0] data_reg, data_next;
               reg [$clog2(DATAWIDTH)-1:0] n_reg, n_next;
               reg [$clog2(SB_TICK)-1:0] s_reg, s_next;
               always @(posedge clk or posedge rx_rst) begin
                   if (rx_rst) begin
                       state_reg <= IDLE;
                       data_reg <= 0;</pre>
                                 <= 0;
                       n_reg
                                 <= 0;
                       s_reg
                                 <= 0;
                       dout
                       rx_done <= 0;
                       rx_busy <= 0;
                       rx_error <= 0;
                   end else begin
                       state_reg <= state_next;
                       data_reg <= data_next;</pre>
                       n_reg
                                 <= n_next;
                                 <= s_next;
                       s_reg
                       dout
                                 <= data_reg;
                   end
               end
               always @* begin
                   state_next = state_reg;
                   data_next = data_reg;
                   n_next
                              = n_reg;
                   s_next
                              = s_reg;
                              = 1'b0;
                   rx_done
                  rx_busy = (state_reg != IDLE);
    52
                  rx_error = 1'bθ;
                   if (rx_en) begin
                       case (state_reg)
                           IDLE: if (~rx) begin
                                     state_next = START;
```

```
RX.v ≠ ×
                       data_reg <= data_next;
                       n_reg
                                <= n_next;
                       s_reg
                                 <= s_next;
                                 <= data_reg;
                       dout
                   end
               end
               always @* begin
                   state_next = state_reg;
                   data_next = data_reg;
                   n_next = n_reg;
                             = s_reg;
                   s_next
                              = 1'b0;
                   rx_done
                              = (state_reg != IDLE);
                   rx_busy
                 rx_error = 1'b0;
    52
                   if (rx_en) begin
                       case (state_reg)
                           IDLE: if (~rx) begin
                                     state_next = START;
                                     s_next = 0;
                                 end
                           START: if (s_tick) begin
                                      if (s_reg == 7) begin
                                          state_next = DATA;
                                          s_next = 0;
n_next = 0;
                                      end else s_next = s_reg + 1;
                                  end
                           DATA: if (s_tick) begin
                                     if (s_reg == 15) begin
                                         data_next = {rx, data_reg[DATAWIDTH-1:1]};
                                         s_next = 0;
if (n_reg == (DATAWIDTH-1))
                                             state_next = STOP;
                                            n_next = n_reg + 1;
                                     end else s_next = s_reg + 1;
                                 end
                           STOP: if (s_tick) begin
                                     if (s_reg == (SB_TICK-1)) begin
                                         if (~rx) rx_error = 1'b1;
                                         state_next = IDLE;
                                         rx_done = 1'b1;
                                     end else s_next = s_reg + 1;
                                 end
                       endcase
                   end
               end
           endmodule
```

## 3. TX

```
TX.v ₽ X
           module uart_tx #(
     1
               parameter DATAWIDTH = 8,
               parameter SB_TICK = 16
           )(
               input clk,
               input tx_rst,
               input tx_en,
               input tx_start,
               input [DATAWIDTH-1:0] din,
               input s_tick,
               output reg tx,
               output reg tx_done,
               output reg tx_busy
           );
               localparam [1:0] IDLE = 2'b00,
                                START = 2'b01,
                                DATA = 2'b10,
                                STOP = 2'b11;
               reg [1:0] state, state_n;
               reg [$clog2(SB_TICK)-1:0] s_reg, s_n;
               reg [$clog2(DATAWIDTH)-1:0] n_reg, n_n;
    24
               reg [DATAWIDTH-1:0] b_reg, b_n;
               reg tx_n, tx_done_n;
               always @(posedge clk or posedge tx_rst) begin
                   if (tx_rst) begin
                                <= IDLE;
                       state
                                <= 0;
                       s_reg
                                <= 0;
                       n_reg
                                <= 0;
                       b_reg
                                <= 1'b1;
                       tx_done \ll 1'b0;
                       tx_busy <= 1'b0;
                   end else begin
                       state
                                <= state_n;
                       s_reg
                                <= s_n;
                       n_reg
                                <= n_n;
                                <= b_n;
                       b_reg
                       tx
                                <= tx_n;
                       tx_done <= tx_done_n;
                       tx_busy \ll (state_n != IDLE);
                   end
               end
               always @* begin
                   state_n = state;
                             = s_reg;
                   s_n
                             = n_reg;
                   n_n
                             = b_reg;
                   b_n
                             = tx;
                   tx_n
                   tx_done_n = 1'b0;
                   if (tx_en) begin
                       case (state)
                           IDLE: begin
                               tv n = 1'h1:
```

```
TX.v ⊅ ×
                              = tx;
                   tx_n
                   tx_done_n = 1'b0;
                   if (tx_en) begin
                       case (state)
                           IDLE: begin
                               tx_n = 1'b1;
                               if (tx_start) begin
                                   b_n = din;
                                   s_n
                                          = 0;
                                   state_n = START;
                               end
                           end
                           START: begin
                               tx_n = 1'b0;
                               if (s_tick) begin
                                   if (s_reg == SB_TICK-1) begin
                                              = 0;
                                       s_n
                                              = 0;
                                       n_n
                                       state_n = DATA;
                                   end else s_n = s_{reg} + 1;
                               end
                           end
                           DATA: begin
                               tx_n = b_reg[n_reg];
                               if (s_tick) begin
                                   if (s_reg == SB_TICK-1) begin
                                       s_n = 0;
                                       if (n_reg == DATAWIDTH-1)
                                           state_n = STOP;
                                       else
                                           n_n = n_reg + 1;
                                   end else s_n = s_{reg} + 1;
                               end
                           end
                           STOP: begin
                               tx_n = 1'b1;
                               if (s_tick) begin
                                   if (s_reg == SB_TICK-1) begin
                                       state_n = IDLE;
                                       tx_done_n = 1'b1;
                                             = 0;
                                       s_n
                                   end else s_n = s_reg + 1;
                               end
                           end
                       endcase
                   end
               end
           endmodule
```

#### 4. APBUART

```
apduart.v ⊅ ×
     1
           module apb_uart #(
                parameter DATAWIDTH = 8,
                parameter CLK_FREQ = 100_000_000
           )(
                input wire
                                   PCLK,
                                   PRESETn,
                input wire
                input wire [31:0] PADDR,
                input wire
                                   PSEL,
               input wire
                                   PENABLE,
                input wire
                                   PWRITE,
                input wire [31:0] PWDATA,
               output reg [31:0] PRDATA,
               output reg
                                   PREADY,
               input wire
                                   rx,
               output wire
                                   tx
           );
                reg
                           tx_en, rx_en;
                           tx_rst, rx_rst;
                reg [DATAWIDTH-1:0] tx_data_reg;
               wire [DATAWIDTH-1:0] rx_data_wire;
               wire tx_done, tx_busy;
               wire rx_done, rx_busy, rx_error;
               reg [31:0] bauddiv_reg;
               reg tx_start_pulse;
               wire s_tick;
               baudrate_gen #(
                    .BAUDRATE (9600),
                    .CLK_FREQ (CLK_FREQ)
                ) baud_inst (
                            (PCLK),
                    .clk
                    .reset (~PRESETn),
                    .tick
                            (s_tick)
               );
               uart_tx #(
                    .DATAWIDTH(DATAWIDTH)
                ) tx_inst (
                    .clk
                              (PCLK),
                    .tx_rst
                              (tx_rst),
                              (tx_en),
                    .tx_en
                    .tx_start (tx_start_pulse),
                              (tx_data_reg),
                    .din
                    .s_tick
                              (s_tick),
                    .tx
                              (tx),
                    .tx_done (tx_done),
                    .tx_busy (tx_busy)
               );
               uart_rx #(
                    .DATAWIDTH(DATAWIDTH)
```

```
apduart.v   ⊅   ×
                    uart_rx #(
                         .DATAWIDTH(DATAWIDTH)
                    ) rx_inst (
                                    (PCLK),
                          .rx_rst (rx_rst),
                         .rx_en (rx_en),
                         .rx (rx),
.s_tick (s_tick),
.dout (rx_data_wire),
                         .rx_done (rx_done),
                         .rx_busy (rx_busy),
.rx_error(rx_error)
                   always @(posedge PCLK or negedge PRESETn) begin
if (!PRESETn) begin
                               {tx_en, rx_en, tx_rst, rx_rst} <= 4'b0;
                              tx_data_reg <= 0;
bauddiv_reg <= 0;
                               tx_start_pulse <= 0;</pre>
                               PREADY
                               PRDATA
                         end else begin
                              PREADY
                                                  <= 0;
                               tx_start_pulse <= 0;
                              if (PSEL && PENABLE) begin
PREADY <= 1'b1;
                                    if (PWRITE) begin
case (PADDR[4:0])
                                              5'h00: \{tx_en, rx_en, tx_rst, rx_rst\} \leftarrow PWDATA[3:0];
                                               5'h02: begin
                                                    tx_data_reg <= PWDATA[DATAWIDTH-1:0];
tx_start_pulse <= 1'b1;</pre>
                                              5'h04: bauddiv_reg <= PWDATA;
                                          endcase
                                    end else begin
                                         case (PADDR[4:0])
                                              5'h00: PRDATA <= {28'b0, tx_en, rx_en, tx_rst, rx_rst};
5'h01: PRDATA <= {27'b0, rx_error, tx_done, rx_done, tx_busy, rx_busy};
                                               5'h02: PRDATA <= {24'b0, tx_data_reg};
5'h03: PRDATA <= {24'b0, rx_data_wire};
5'h04: PRDATA <= bauddiv_reg;
                                              default: PRDATA <= 32'b0;
                             end
end
                                         endcase
                    end
               endmodule
```

## 8. Test bench

## TX AND RX TESTBENCH

```
TB.v ⊅ X
            `timescale 1ns/1ps
           module uart_tb;
               localparam CLK_FREQ = 100_000_000;
               localparam BAUDRATE = 9600;
               localparam SB_TICK = 16;
               localparam DATAWIDTH = 8;
               reg clk;
               reg reset;
               wire s_tick;
               wire tx;
               reg tx_start;
               reg tx_en, tx_rst;
               wire tx_done;
               wire tx_busy;
               reg [DATAWIDTH-1:0] tx_data;
               wire [DATAWIDTH-1:0] rx_data;
               reg rx_en, rx_rst;
               wire rx_done;
               wire rx_busy;
               wire rx_error;
               initial clk = 0;
               always #5 clk = ~clk;
               baudrate_gen #(.BAUDRATE(BAUDRATE), .CLK_FREQ(CLK_FREQ))
                   baud (.clk(clk), .reset(reset), .tick(s_tick));
               uart_tx #(.DATAWIDTH(DATAWIDTH), .SB_TICK(SB_TICK))
                   txu (
                       .clk(clk), .tx_rst(tx_rst), .tx_en(tx_en),
                       .tx_start(tx_start), .din(tx_data),
                       .s_tick(s_tick), .tx(tx),
                       .tx_done(tx_done), .tx_busy(tx_busy)
                   );
               uart_rx #(.DATAWIDTH(DATAWIDTH), .SB_TICK(SB_TICK))
                       .clk(clk), .rx_rst(rx_rst), .rx_en(rx_en),
                       .rx(tx), .s_tick(s_tick),
                       .dout(rx_data), .rx_done(rx_done),
                       .rx_busy(rx_busy), .rx_error(rx_error)
                   );
               initial begin
                   reset
                           = 1;
                   tx_rst
                   rx_rst = 1;
                   tx_en = 0;
                            = 0;
                   rx_en
                   tx_data = 0;
                   tx_start = 0;
                   #50 reset = 0;
```

```
TB.v ⊅ ×
                       .clk(clk), .tx_rst(tx_rst), .tx_en(tx_en),
                       .tx_start(tx_start), .din(tx_data),
                       .s_tick(s_tick), .tx(tx),
                       .tx_done(tx_done), .tx_busy(tx_busy)
                   );
               uart_rx #(.DATAWIDTH(DATAWIDTH), .SB_TICK(SB_TICK))
                   rxu (
                       .clk(clk), .rx_rst(rx_rst), .rx_en(rx_en),
                       .rx(tx), .s_tick(s_tick),
                       .dout(rx_data), .rx_done(rx_done),
                       .rx_busy(rx_busy), .rx_error(rx_error)
                   );
               initial begin
                          = 1;
                   reset
                           = 1;
                   tx_rst
                   rx_rst = 1;
                          = 0;
                   tx_en
                   rx_en = 0;
                   tx_data = 0;
                   tx_start = 0;
                   #50 reset = 0;
                          = 0;
                   tx_rst
                   rx_rst = 0;
                            = 1;
                   tx_en
                            = 1;
                   rx_en
                   #1000;
                   tx_data = 8'hC1;
                   @(negedge clk) tx_start = 1;
    64
                   @(negedge clk) tx_start = 0;
                   wait (rx_done);
                   $display("TX sent: %02h", tx_data);
                   $display("RX received: %02h | Error=%b", rx_data, rx_error);
                   if (rx_data == 8'hCl && !rx_error)
                       $display("PASS: Successful Communication\n");
                   else
                       $display("FAIL: Expected Received Byte 0xC1\n");
                   #2000 $finish;
               end
           endmodule
```

### **APBUART**

```
apb_uart_tb.v + X
                          timescale lns/los
                      module apb_uart_tb;
                               // Parameters
localparam DATAMIDTH = 8;
localparam CLK_PERIOD = 18; // 100 MHz
                              // APB Signals
reg PCLK;
reg PCLK;
reg PRESETn;
reg PSEL;
reg PEMABLE;
reg Gia:0] PADOR;
reg [31:0] PADOR;
reg [31:0] PMDATA;
wire [31:0] PMDATA;
                              // UART Signals
reg rx;
wire tx;
                              // Test variables
reg [31:8] status;
reg [31:8] tx_data;
reg [31:8] rx_data;
                              // Instantiate the DUT
apb_uart #(
.DATAMIDTH(DATAWIDTH),
.CLK_FREQ(100_000_000)
                            // Clock generation
initial PCLK = 0;
always #(CLK_PERIOD/2) PCLK = -PCLK;
                              // Reset generation
initial begin
PRESETn = 0;
#50;
PRESETn = 1;
                              // APB write task using negodge
task apb_write(input [4:0] addr, input [31:0] data);
begin
@(negodge PCLK); // Wait for falling edge (setup)
PSEL = 1;
PENABLE = 0;
PWRITE = 1;
PADOR = addr;
PWDATA = data;
                                     @(negedge PCLK);
PENABLE = 1;
                                                                                    // Access phase (sample will occur on DUT's rising edge)
                                      @(negedge PCLK);
PSEL = 0;
PENABLE = 0;
                              // APB read task using negedge
task spb_read(input [4:0] addr, output [31:0] data);
begin
6(negedge PCLN); // Setup phase
PSEL = 1;
PEMBLE = 0;
PWRITE = 0;
PADOR = addr;
                                     @(negedge PCLK);
PENABLE = 1;
                                                                                       // Access phase
                          ▼ Ø No issues found
46 %
```

```
apb_uart_tb.v 💠 🗙
                        // Reset generation
initial begin
PRESETN = 0;
#50;
PRESETN = 1;
                         // APB write task using negedge
task apb_write(input [4:0] addr, input [31:0] data);
begin
                            egin

@(negedge PCLK);
PSEL = 1;
PENABLE = 0;
PWRITE = 1;
PADDR = addr;
PWDATA = data;
                                                                       // Wait for falling edge (setup)
                              @(negedge PCLK);
PENABLE = 1;
                                                                         // Access phase (sample will occur on DUT's rising edge)
                              @(negedge PCLK);
PSEL = 0;
PENABLE = 0;
                                                                         // Transaction complete
                        end
endtask
                        // APB read task using negedge
task apb_read(input [4:0] addr, output [31:0] data);
begin
@(negedge PCLK); // Setup phase
PSEL = 1;
PENABLE = 0;
PWRITE = 0;
PADOR = addr;
                            @(negedge PCLK);
PENABLE = 1;
                              @(negedge PCLK);
data = PRDATA;
                                                                         // Sample data
                              PSEL = 0;
PENABLE = 0;
                        end
endtask
                        // Test stimulus
initial begin
// Initialize signals
PSEL = 0;
PERABLE = 0;
PMNITE = 0;
PADOR = 0;
PMOATA = 0;
rx = 1'bl; // Idle state
                              @(negedge PRESETm); // Wait for reset release
                               // Enable UART TX/RX
apb_write(5'h00, 4'bllll); // tx_en, rx_en, tx_rst, rx_rst = 1
                               // Load TX data
apb_write(5'h02, 8'hA5); // transmit 0xA5
                               // Wait some time for transmission to finish #5000;
                               // Road status register
apb_read(5'h81, status);
$display("Status Register: %h", status);
                               // Read TX data register
apb_read(5'h82, tx_data);
$display("TX Data Register: %h", tx_data);
                                // Read RX data register (assuming loopback for testing)
apb_read(5*h83, rx_data);
$display(*RX Data Register: %h*, rx_data);
```

## 9. Conclusion

The design and verification of the **APB UART wrapper** successfully demonstrated how a standard UART can be integrated into a system-on-chip environment through the AMBA APB interface. By separating the functionality into modular components — transmitter, receiver, baudrate generator, and APB interface — the design achieves both **clarity** and **scalability**.

The UART communication protocol was faithfully implemented using FSM-based Tx and Rx units, ensuring reliable transmission and reception of serial data with start, data, and stop bits. The inclusion of **oversampling in the receiver** improved robustness against timing mismatches, while the APB wrapper provided a straightforward registermapped interface for software control.

Verification through a **loopback testbench** confirmed correct end-to-end operation, with data transmitted by the Tx accurately reconstructed by the Rx. The addition of status flags (tx\_busy, rx\_busy, tx\_done, rx\_done, rx\_error) provided valuable system-level visibility and facilitated self-checking verification.

Overall, the project achieved its objectives by delivering a **functional**, **modular**, **and verifiable APB UART peripheral**. The design can be readily extended with advanced features such as FIFOs, parity checking, or interrupt support, making it suitable for integration into larger SoC designs.

This project successfully outlines the design and integration of a UART core with an AMBA APB interface. The modular design allows for flexible configuration, robust error detection, and clean SoC integration. The verification plan ensures correctness across all modules, and the design decisions balance complexity and functionality for practical use in embedded systems.